المستودع الرقمى

//uquui/

تقرير الوحدة

تقرير المجموعة

 2020

 Design and Implementation of a Compact GF(2^m) Optimal Normal Basis Field Arithmetic Unit

 ALDOOBI, HUSAM IBRAHIM RASHAD


//uquui/handle/20.500.12248/117181
0 التحميل
1249 المشاهدات

Design and Implementation of a Compact GF(2^m) Optimal Normal Basis Field Arithmetic Unit

رقم الطلب : 23831
الناشر :جامعة أم القرى
مكان النشر : مكة المكرمة
تاريخ النشر : 2020 - 1441 هـ
الوصف : 45 paper
نوع الوعاء : ماجستير
اللغة : انجليزي
المصدر : مكتبة الملك عبدالله بن عبدالعزيز الجامعية
يظهر في المجموعات : الرسائل العلمية المحدثة

This thesis proposes the design of an area-efficient compact optimal normal basis field arithmetic unit (FAU) utilizing the common parts between the Massy-Omura multiplier and the Itoh -Tsugii inverter. The field arithmetic operations include addition, multiplication, and inversion. Addition can be easily implemented as an XOR of the corresponding vectors. Multiplication typically requires more computational time than addition, and it has more circuit complexity. Multiplicative inversion can be conducted by repeatedly applying the multiplication squaring algorithm. The design showed decreased hardware complexity and a decrease in the number of inputs compared to the standard approach, which makes the design very attractive when implementing elliptic curve cryptosystems in resource-constrained devices such as, smart cards, radio-frequency identification (RFID), and wireless sensor networks. The design was initially run on 173-bit input; it was then adjusted to run on 233, 350, and 515-bit inputs. The proposed design was coded using VHDL on Xilinx’s ISE design suit 14.5 and simulated on an Artix7 XC7A200T field-programmable gate array (FPGA).

العنوان: Design and Implementation of a Compact GF(2^m) Optimal Normal Basis Field Arithmetic Unit
المؤلفون: Al-Somani, Turki
ALDOOBI, HUSAM IBRAHIM RASHAD
الموضوعات :: mathematical calculations
Tax squared algorithm
تاريخ النشر :: 2020
الناشر :: جامعة أم القرى
الملخص: This thesis proposes the design of an area-efficient compact optimal normal basis field arithmetic unit (FAU) utilizing the common parts between the Massy-Omura multiplier and the Itoh -Tsugii inverter. The field arithmetic operations include addition, multiplication, and inversion. Addition can be easily implemented as an XOR of the corresponding vectors. Multiplication typically requires more computational time than addition, and it has more circuit complexity. Multiplicative inversion can be conducted by repeatedly applying the multiplication squaring algorithm. The design showed decreased hardware complexity and a decrease in the number of inputs compared to the standard approach, which makes the design very attractive when implementing elliptic curve cryptosystems in resource-constrained devices such as, smart cards, radio-frequency identification (RFID), and wireless sensor networks. The design was initially run on 173-bit input; it was then adjusted to run on 233, 350, and 515-bit inputs. The proposed design was coded using VHDL on Xilinx’s ISE design suit 14.5 and simulated on an Artix7 XC7A200T field-programmable gate array (FPGA).
الوصف :: 45 paper
الرابط: https://dorar.uqu.edu.sa/uquui/handle/20.500.12248/117181
يظهر في المجموعات :الرسائل العلمية المحدثة

الملفات في هذا العنصر:
ملف الوصف الحجمالتنسيق 
23831.pdfالرسالة الكاملة976.84 kBAdobe PDFعرض/ فتح
absa23831.pdfملخص الرسالة بالعربي140.28 kBAdobe PDFعرض/ فتح
abse23831.pdfملخص الرسالة بالإنجليزي216.47 kBAdobe PDFعرض/ فتح
cont23831.pdfفهرس الموضوعات247.41 kBAdobe PDFعرض/ فتح
Indu23831.pdfالمقدمة342.56 kBAdobe PDFعرض/ فتح
title23831.pdfغلاف201.86 kBAdobe PDFعرض/ فتح
اضف إلى مراجعى الاستشهاد المرجعي طلب رقمنة مادة

تعليقات (0)



جميع الأوعية على المكتبة الرقمية محمية بموجب حقوق النشر، ما لم يذكر خلاف ذلك